



#ANALOG TO DIGITAL VIDEO CONVERTER 2015 GENERATOR#
The hybrid ADC of claim 1, wherein, when in the SAR ADC mode, the control circuit is further configured to, disable the ramp signal generator and disable the counter and when in the ramp ADC mode, the control circuit is further configured to disable the register so that the offset stage is not providing the offset voltage responsive to the output of the comparator.ģ. A hybrid analog to digital converter (ADC) having a successive approximation register (SAR) ADC mode for generating at least one bit of a digital signal and a ramp ADC mode for generating at least one additional bit of the digital signal, the hybrid ADC comprising: a sampling stage coupled to receive and sample an analog input a comparator having a first input coupled to receive an output of the sampling stage and a second input coupled to receive a first reference voltage, wherein the first reference voltage is a black level voltage of at least one pixel of an image sensor a ramp signal generator coupled to selectively provide a ramp signal to the first input of the comparator an offset stage coupled to selectively provide a variable offset voltage to the first input of the comparator a register coupled to control the offset stage to set a magnitude of the offset voltage in response to an output of the comparator a counter coupled to the output of the comparator to provide a digital count when the ADC is in the ramp ADC mode and a control circuit coupled to control the ramp signal generator and the register, wherein, when in the SAR ADC mode, the control circuit is configured to enable the register to control the offset stage to set the magnitude of the offset voltage in response to the output of the comparator and when in the ramp ADC mode, the control circuit is configured to, enable the ramp signal generator to provide the ramp signal to the first input of the comparator and enable the counter to begin providing the digital count in response to the output of the comparator.Ģ.
